# Lab 3

Multiplexed Display



1/29/2023

For: Troy Scevers
CST 231 – DIGITAL SYSTEM DESIGN I

By: Cari Blaker

## **Table of Contents**

| Abstract                    | 2  |  |
|-----------------------------|----|--|
| Introduction                | 3  |  |
| Design                      | 3  |  |
| Physical hardware design    |    |  |
| Synthesized hardware design |    |  |
| Design Structure            | 4  |  |
| Modules                     | 5  |  |
| Module 1–clk_dv             | 5  |  |
| Module 2–counter            | 6  |  |
| Module 3-bin2bcd            | 6  |  |
| Module 4-back_end           | 7  |  |
| Module 5–seg_7              | 7  |  |
| Module 6–control            | 8  |  |
| Module 7–mux                | 9  |  |
| Module 8–decoder            | 9  |  |
| Module 9–front_end          | 10 |  |
| Module 10-top_level         | 10 |  |
| Simulation and Testing      | 11 |  |
| Problems                    | 12 |  |
| Results and Conclusion      | 12 |  |
| Appendix – A: Pin Maps      | 13 |  |
| Table of Figures            |    |  |
| References                  | 21 |  |

## **Abstract**

This project is a twelve bit up/down counter (that also happens to be parameterized) with enable and reset features. The DE1-SoC board uses switches for enable, up/down toggling, and reset. It uses a multiplexer to output one of four seven segment digits at a time to the CL3641AH, at a fast enough speed that, to the human eye, it appears all four displays are lit at once. The lab requires two clock divisions to achieve the desired output.

## Introduction

The purpose of this lab is to practice interfacing. Using both the DE1-SoC board and the CL3641AH seven-segment display, this lab creates an up/down counter with enable and reset, interfacing the two devices. The DE1-SoC board is used to control the counter displayed on the CL3641AH.



Figure 1: Lab Block Diagram

## Design

### Physical hardware design

The DE1-SoC board switches zero through two are used for reset, enable, and up/down selection.

The DE1-SoC board's GPIO[0] output pins are used to connect the breadboard and wire up the CL3641AH. Each GPIO pin outputs 3.3V (Vcc). The CL3641AH's forward voltage is 1.8V (Vf). The current, per dice, of the CL3641AH should be between 30 mA and 200 mA. To calculate minimum and maximum current per LED, each current amount is divided by seven to obtain:

$$I1 = \frac{0.03A}{7} = 4.3 \, mA$$

Figure 2: Min Current Per Pin Calculation

And:

$$I2 = \frac{0.2A}{7} = 28.6 \, mA$$

Figure 3: Max Current Per Pin Calculation

To calculate resistance, the following equation was used twice—once with I1, once with I2.:

$$\frac{Vcc-Vf}{I} = R$$

Figure 4: Resistor Calculation

This obtains the resistance bounds per pin into the CL3641AH of:

$$53 \Omega < R < 348 \Omega$$

Figure 5: Resistor Bounds

Therefore, each resistor was chosen to be 100  $\Omega$ . Of the twelve pins on the CL3641AH, eleven are used in the lab. Pin three is a decimal point and not necessary for the function of the lab, and is therefore left out. Eleven resistors are required, one for each pin. Eleven female to male connecting wires are required to connect the GPIO pins on the DE1-SoC to the breadboard where the CL3641AH is connected. Figure 6 in Appendix A shows the pin out diagram from the data sheet for the CL3641AH. Figure 7 in Appendix A shows the GPIO 0 pin out diagram from the data sheet for the DE1-SoC board.

#### Synthesized hardware design

The major functional modules of this lab's design hierarchy are the top level, the front end, and the back end. The top level connects the front and back.

#### **Design Structure**

A diagram of the hierarchy of the lab is provided below in Figure 8. The top level connects the front end and the back end. The back end includes all of the logic to *maintain* a proper count. The front end includes all of the logic to *display* the proper count.



Figure 6: Design Hierarchy Block Diagram

Separate instantiations and outputs of the clock divider module drive the activities of both the front end and the back end.

#### Modules

#### Module 1-clk dv

The DE1-SoC provides multiple 50 MHz clocks. The lab uses one of these to instantiate two different clock dividers—one speed for counting in the back\_end module, and another speed to be used by the front\_end module for display. The counter, ideally, counts slowly enough that each number is witnessed. The display, ideally, muxes through the four displays quickly enough to not be witnessed. An ideal display's speed is 500 Hz per display. The CL3641AH has four seven segment displays, so the clock is divided into a 2 KHz clock speed for display in the front\_end module. Two counts per second is a perfectly reasonable speed to count, so the counting clock is divided into a 2 Hz clock in the back\_end module. Both of these divisions are done using the following equation, where x is the parameter provided to the clock divider module:

$$\frac{Speed\ Provided}{x} = \frac{Speed\ Desired}{2}$$

Figure 7: Clock Division Equation

This module's inputs are clock and reset. The clock divider module resets asynchronously, but in time with the reset of the count. The clk\_dv module takes in the clock provided and divides it by the parameter given, and the output clock is twice the speed of that division due to duty cycle. Figure 12 in Appendix B is the clock divider's RTL Diagram. The module's code is given below:

```
module clk_dv
    \#(parameter CLK_DIV = 12500) (
    input clk,
    input rst,
    output reg new_clk
);
// Signal Declarations: reg
reg [25:0] count;
initial
   begin
       count \leftarrow 0;
always @(posedge clk or posedge rst)
                                                  //handles count
   begin
       if (rst)
          count <= 0;
       else if (count < CLK_DIV - 1)
          count <= count + 1;</pre>
          count \leftarrow 0;
    end
```

```
always @(posedge clk or posedge rst)  //handles output
begin

if (rst)
    new_clk <= 0;

else if (count == CLK_DIV - 1)
    new_clk <= ~new_clk;

else
    new_clk <= new_clk;

end

endmodule</pre>
```

#### Module 2-counter

The counter's inputs are enable, reset, and updn. The enable allows the count to continue, the reset (active high) starts the count back at zero, and updn is high to count up, low to count down. The module is parameterized to provide any size count—however, the lab requirements are a twelve bit count, so the module is standardized as such. Its only output is the twelve bit count. The code for the module is as follows:

```
module counter
    #(parameter BIT_COUNT = 12) (
     input clk,
     input updn,
     input rst,
    input ena,
output reg [BIT_COUNT - 1 :0]cnt
);
initial
begin
    cnt <= 0;
always @ (posedge clk or posedge rst)
                                               //asynch reset
begin
        if (rst)
           cnt <= 0;
        else
           begin
if (ena)
                  begin
                     case(updn)
                        0: cnt <= cnt - 1;
1: cnt <= cnt + 1;
                     endcase
                  end
               else
                  cnt <= cnt;
           end
    end
 endmodule
```

#### Module 3-bin2bcd

The binary to BCD converter module takes in a parameterized number of binary (in this case, twelve), and converts it to the correct number of four-bit binary coded decimal groupings. This

module's code was copied from Wikipedia's "Double Dabble" page. Figure 15 in Appendix B is the RTL for the binary to BCD converter. See the module code below:

```
module bin2bcd

    #(parameter W = 18)(
        input [ W - 1 : 0]bin,

                                                       binary
    output reg [ W + (W - 4)/3 : 0] bcd
                                                    // bcd {...,thousands,hundreds,tens,ones}
);
   integer i,j;
   always @(bin) begin
     for(i = 0; i <= W+(W-4)/3; i = i+1) bcd[i] = 0; bcd[W-1:0] = bin;
                                                                initialize with zeros
                                                             // initialize with input vector
     // iterate on structure depth
// iterate on structure width
                                                                iterate on structure depth
                                                             // if > 4
 endmodule
```

#### Module 4-back\_end

This module ties the three previous modules together to perform the counting operations at the desired speed of 2 Hz. The clock divider is instantiated with the parameter 12,500,000 to provide the desired speed—using the previously established equation from Figure 7. Its output clock is then an input for the instantiated counter, which gets the same reset, as well as the updn, and enable of the module. The counter's output count is sent to the binary to BCD converter, which is the output for this higher level module. The module's inputs are the system clock, updn, reset, and enable, as seen in the module code:

The back end module's RTL Diagram can be found in Appendix B, Figure 16.

#### Module 5-seg\_7

This module is the seven segment decoder. It takes in a four-bit binary number and decodes it for seven segment display, in an active high configuration, outputting seven bits. This module was taken from the last lab and inverted for active high configuration. Seven Segment display RTL and waveforms can be found in Appendix B, Figures 17 and 18. The module code follows:

```
Bmodule seg_7(
    input [3:0]num,
    output reg [6:0]display
);

reg [6:0]active_low;

always @(num)

    begin

    case (num)
        0 : active_low = 7'b10000000;
        1 : active_low = 7'b1111001;
        2 : active_low = 7'b0100100;
        3 : active_low = 7'b0100000;
        4 : active_low = 7'b0011001;
        5 : active_low = 7'b0010010;
        6 : active_low = 7'b0000010;
        7 : active_low = 7'b1111000;
        8 : active_low = 7'b1111000;
        8 : active_low = 7'b00000000;
        9 : active_low = 7'b1111111;
        endcase

        display = ~active_low;
    end

endmodule
```

#### Module 6-control

This module's inputs are the divided clock for the front end and the same reset from the rest of the program. It is a simple adder, whose output is a two digit binary number, cycling through the numbers zero to three at the high speed of the input clock. This output signifies which digit is to be displayed (but is not yet decoded for display). The code is copied here:

```
⊟module control(
     input clk,
    input rst,
output reg [1:0]cntrl
 );
 initial
    begin
cntr1 <= 2'b00;
     end
 always @(posedge clk or posedge rst)
    begin
        if (rst)
           cntrl <= 2'b00;
        else
           cntrl <= cntrl + 1;</pre>
     end
 endmodule
```

#### Module 7-mux

This module receives as inputs four seven-segment display digits: the ones, tens, hundreds, and thousands digits of the counted number. Its other input is the two bit control line. The control line determines which of the digits will be the mux's output. The smallest control amount corresponds to the smallest output digit, and likewise with the highest. Find the module code below:

#### Module 8-decoder

This module's input is the control's output (the same control line as the mux). The decoder decodes those two bits, and outputs the four-bit active low signal (because the CL3641AH has a common cathode configuration for the four digit selector pins, as seen in Appendix A, Figure 8) to ultimately turn on the proper display for the proper digit at the proper time. Here is this module's code:

```
⊟module decoder(
     input [1:0]cntrl
     output reg [3:0]pin
 );
 always @(cntrl)
     beain
case (cntrl)
\dot{\Box}
              : pin <= 4'b1110;
              : pin <= 4'b1101;
            2 : pin <= 4'b1011;
            3 : pin <= 4'b0111;
default : pin <= 4'b1111;
        endcase
     end
 endmodule
```

#### Module 9-front end

This module ties the four previous modules together, plus the clock divider module, to perform the necessary operations for displaying the count to the CL3641AH. Three wires are declared to tie the modules together: four seven-bit wires for the ones, tens, hundreds, and thousands digits of seven-segment display of the counted number, a 2 bit wire for the control, and a wire for the divided 2 KHz clock. Four seg\_7 modules are instantiated to create the input for the mux, the clock is divided and sent to the control line, whose output feeds the mux and the decoder. As the control line quickly manages both the mux and the decoder simultaneously, the proper seven segment digit is sent to the proper pin at a rate faster than the eye can notice it is not all happening at once. The front end module's RTL diagram can be found in Appendix B, Figure 24. The module's code is below:

#### Module 10-top\_level

The top-level module for the design is aptly named, simply tying the back end and the front end together. It is parameterized, in case this design were to be used with different hardware and could display a much larger or smaller count. Its inputs are the system clock, reset, enable, updn, and its outputs are a seven bit seven segment display, and the four bit pin selector. One wire is required, which is a sixteen-bit (this would need to be adjusted for other size parameters) BCD number, that connects the output of the back-end to the input of the front-end instantiations. The module code follows:

## Simulation and Testing

The first module tested is the clock divider. The parameter can be adjusted to 2, to observe the output be exactly the same as the clock input (which should be set to any clock speed). The parameter can be adjusted to 4 to observe the output as the input clock speed, divided in half. The clock divider's RTL can be found in Appendix B.

Next, the counter is tested. The clock is set to any clock speed. The enable, reset, and up/down inputs are each tested with lows and highs. Reset is asynchronous, up/down and enable are both synchronous. If reset is high, output should immediately be and remain zero until it is low again. If enable is high, the count should increase/decrease based on the position of up/down. When logic one, updn should count up, and a logic zero updn counts down. If enable is low, the count should stay where it is until enable is high again. Appendix B (Figure 13 and Figure 14) contains the expected test waveforms for the counter module, as well as its RTL Diagram..

The seven segment display module can then be tested. Cycling the input from zero to nine, The expected output should correspond with bit 0 as segment A of the seven segment display, through to bit 6 as segment G, in an active high format (because the CL3641AH has a common anode format for the seven segment pins, as seen in Figure 8). The waveforms are provided in Appendix B (Figure 17 and Figure 18).

The control is tested just as a counter. Its output should go up one each rising clock edge until it reaches 3, and cycle back to zero. Figure 19 in Appendix B shows the RTL Diagram of the control module.

The mux should be tested by cycling through the four possible control numbers and being sure the output is the corresponding ones, tens, hundreds, or thousands seven segment display input. The multiplexer's RTL and waveforms can be found in Appendix B, Figure 20 and Figure 21.

The decoder is tested by cycling through the four possible control numbers and being sure the proper corresponding active low signal is its output. Figure 22 and Figure 23 in Appendix B show the RTL Diagram and waveforms of the decoder module.

The fully compiled and synthesized result can then be tested. The top-level is tested by hooking up the board, in the same manner as the schematic (Figure 11). This should behave the same way as the counter was tested in simulation previously, except the count can be watched from the CL3641AH, the reset is operated from switch 0, enable switch 1, and updn switch 2. As long as the count is displayed what appears to be continuously and is, indeed, counting, the other output is also functioning as expected. The top level module's RTL diagram is Figure 25 in Appendix B.

#### **Problems**

At first, the decoder was coded for an active high configuration. After fixing the decoder, some of the pins were disarranged when connected to the GPIO. For example, the G and C LEDs on the CL3641AH were logically reversed. The pin assignments were then switched, and the problem solved.

#### **Results and Conclusion**

The problems faced in the lab could have been avoided by doing a thorough inspection of data sheets before coding. Occasionally, mistakes will be made, of course, so trial and error cannot always be avoided—as in the case of the G and C LED accidental switch. After these small trials and tribulations, a successful interface between the DE1-SoC board and the CL3641AH is accomplished.

## Appendix – A: Pin Maps



Figure 8: CL3641AH Pin Out Diagram



Figure 9: DE1-SoC GPIO 0 Pin Out Diagram

| Signal Name | FPGA Pin No. | Description                 | I/O Standard |
|-------------|--------------|-----------------------------|--------------|
| •           |              | •                           |              |
| GPIO_0[0]   | PIN_AC18     | GPIO Connection 0[0]        | 3.3V         |
| GPIO_0 [1]  | PIN_Y17      | GPIO Connection 0[1]        | 3.3V         |
| GPIO_0 [2]  | PIN_AD17     | GPIO Connection 0[2]        | 3.3V         |
| GPIO_0 [3]  | PIN_Y18      | GPIO Connection 0[3]        | 3.3V         |
|             |              |                             |              |
| GPIO_0 [4]  | PIN_AK16     | GPIO Connection 0[4]        | 3.3V         |
| GPIO_0 [5]  | PIN_AK18     | GPIO Connection 0[5]        | 3.3V         |
| GPIO_0 [6]  | PIN_AK19     | <b>GPIO Connection 0[6]</b> | 3.3V         |
| GPIO_0 [7]  | PIN_AJ19     | GPIO Connection 0[7]        | 3.3V         |
| GPIO_0 [8]  | PIN_AJ17     | GPIO Connection 0[8]        | 3.3V         |
| GPIO_0 [9]  | PIN_AJ16     | GPIO Connection 0[9]        | 3.3V         |
| GPIO_0 [10] | PIN_AH18     | GPIO Connection 0[10]       | 3.3V         |
| GPIO_0 [11] | PIN_AH17     | GPIO Connection 0[11]       | 3.3V         |
| GPIO_0 [12] | PIN_AG16     | GPIO Connection 0[12]       | 3.3V         |
| GPIO_0 [13] | PIN_AE16     | GPIO Connection 0[13]       | 3.3V         |
|             |              |                             |              |

Figure 10: DE1-SoC GPIO 0 Pin in Diagram



Figure 11: Connection Schematic from program code to GPIO 0 to CL3641AH

# Appendix – B: RTL Diagrams and Waveforms



Figure 12: Clock Divider RTL



Figure 13: Counter waveforms



Figure 14: Counter RTL Diagram



Figure 15: Binary to BCD converter RTL Diagram



Figure 16: Back End Module RTL Diagram



Figure 17: Seven Segment Display Waveforms



Figure 18: Seven Segment Display RTL Diagram



Figure 19: Control RTL Diagram



Figure 20: Mux RTL Diagram



Figure 21: Mux Waveforms



Figure 22: Decoder Waveforms



Figure 23: Decoder RTL Diagram



Figure 23: Front End RTL Diagram

# **Table of Figures**

| Figure 1: Lab Block Diagram                                             |    | 3  |
|-------------------------------------------------------------------------|----|----|
| Figure 2: Min Current Per Pin Calculation                               |    | 3  |
| Figure 3: Max Current Per Pin Calculation                               |    | 3  |
| Figure 4: Resistor Calculation                                          |    | 3  |
| Figure 5: Resistor Bounds                                               |    | 4  |
| Figure 6: Design Hierarchy Block Diagram                                |    | 4  |
| Figure 7: Clock Division Equation                                       |    | 5  |
| Figure 8: CL3641AH Pin Out Diagram                                      |    | 13 |
| Figure 9: DE1-SoC GPI0 0 Pin Out Diagram                                |    | 13 |
| Figure 10: DE1-SoC GPI0 0 Pin in Diagram                                |    | 14 |
| Figure 11: Connection Schematic from program code to GPIO 0 to CL3641AH |    | 14 |
| Figure 12: Clock Divider RTL                                            |    | 15 |
| Figure 13: Counter waveforms                                            |    | 15 |
| Figure 14: Counter RTL Diagram                                          | 15 |    |
| Figure 15: Binary to BCD converter RTL Diagram                          | 15 |    |
| Figure 16: Back End Module RTL Diagram                                  |    | 16 |
| Figure 17: Seven Segment Display Waveforms                              |    | 16 |
| Figure 18: Seven Segment Display RTL Diagram                            |    | 16 |
| Figure 19: Control RTL Diagram                                          |    | 17 |
| Figure 20: Mux RTL Diagram                                              |    | 18 |
| Figure 21: Mux Waveforms                                                |    | 18 |
| Figure 22: Decoder Waveforms                                            |    | 18 |

#### References

- "Double Dabble." Wikipedia. https://en.wikipedia.org/wiki/Double\_dabble (accessed January 28, 2023)
- [2] DE1-SoC User Manual (2014). Accessed: January 28, 2023. [Online]. Available: https://inst-fs-iad-prod.inscloudgate.net/files/3607afc4-522a-4f44-a5c1-1580f22dd310/DE1-SoC User manual.pdf?download=1&token=eyJ0eXAiOiJKV1QiLCJhbGciOiJIUzUxMiJ9.eyJpYXQiOjE2NzQxOTc2NTcsI nVzZXJfaWQiOilxMjgzOTAwMDAwMDAwMzc5MjYiLCJyZXNvdXJjZSI6Ii9maWxlcy8zNjA3YWZjNC01MjJhLT RmNDQtYTVjMS0xNTgwZjIyZGQzMTAvREUxLVNvQ19Vc2VyX21hbnVhbC5wZGYiLCJqdGkiOil4YzdhYjE1ZC 03NTY5LTQ1YmUtYTQ4NC0xNzc4YjZmZjl1N2MiLCJob3N0Ijoib2l0Lmluc3RydWN0dXJlLmNvbSIsIm9yaWdp bmFsX3VybCl6Imh0dHBzOi8vYTEyODM5LTMwMjY0ODguY2x1c3RlcjkxLmNhbnZhcy11c2VyLWNvbnRlbn QuY29tL2NvdXJzZXMvMTI4Mzl-MTc2OTUvZmlsZXMvMTI4Mzl-MzAyNjQ4OC9jb3Vyc2UlMjBmaWxlcy9ER TEtU29DX1VzZXJfbWFudWFsLnBkZj9kb3dubG9hZF9mcmQ9MVx1MDAyNm5vX2NhY2hlPXRydWVcdTAw MjZyZWRpcmVjdD10cnVlXHUwMDI2c2ZfdmVyaWZpZXI9ZXIKMGVYQWIPaUpLVjFRaUxDSmhiR2NpT2IKS VV6VXhNaUo5LmV5SjFjMlZ5WDJsa0lqb2INVEk0TXprd01EQXdNREF3TURNM09USTJJaXdpY205dmRGOW hZMk52ZFc1MFgybGtJam9pTVRJNE16a3dNREF3TURBd01EQXdNREF4SWl3aWlyRjFkR2hmYUc5emRDSTZ JbTlwZEM1cGJuTjBjblZqZEhWeVpTNWpiMjBpTENKeVpYUjFjbTVmZFhKc0lqcHVkV3hzTENKbVlXeHNZbUZ qYTE5MWNtd2lPaUpvZEhSd2N6b3ZMMjlwZEM1cGJuTjBjblZqZEhWeVpTNWpiMjB2WTI5MWNuTmxjeTh 4 TnpZNU5TOW1hV3hsY3k4ek1ESTJORGc0TDJSdmQyNXNiMkZrUDJSdmQyNXNiMkZrWDJaeVpEMHhYSFV3TURJMlptRnNiR0poWTJ0ZmRITTINVFkzTkRJd09UWTROeUlzSW1WNGNDSTZNVFkzTkRJd09UazROMzA uTWtxN0JiQ3dJWnhyTlp0SVNGQk9GNElCOFRVVEZGUVdnR3lwMk5QV21ITUFwdjRPVjRGMlkyYlViVjdhW nlaWF9uMExuWEJBRUJObXVvUVpRZTEzdVEiLCJleHAiOjE2NzQyODQwNTd9.rAUBUNddvg1bZIEEdqQl46V LR4ma64u9MRfpNPFygfuL28WGrF8huwyLI-6aA0d8GSLMLjCmXed53 VN1RCaog

[3] ALTERA Cyclone V SoC Development & Education Board (DE1-SoC) (2014). Accessed: January 28, 2023. [Online]. Available:

https://oit.instructure.com/courses/17695/files/3026486/download?download\_frd=1

[4] XLITX CL3641AH User Manual. Accessed: January 28, 2023.

https://oit.instructure.com/courses/17695/files/3026487/download?download frd=1